





Support & 20 Community



#### TLV757P

SBVS322-OCTOBER 2017

# TLV757P 1-A, Low I<sub>0</sub>, Small Size, Low Dropout Regulator

#### 1 Features

- Input Voltage Range: 1.4 V to 5.5 V
- Available in Fixed-Output Voltages: 0.6 V to 5 V (50-mV Steps)
- Low I<sub>Q</sub>: 25 µA (Typical)
- Low Dropout:
  - 350 mV (Maximum) at 1 A (3.3 V<sub>OUT</sub>)
- Output Accuracy: 1% (Typical)
- Built-In Soft-Start With Monotonic VOUT Rise
- Foldback Current Limit
- Active Output Discharge
- High PSRR: 45 dB at 100 kHz
- Stable With a 1-µF Ceramic Output Capacitor
- Packages:
  - SOT-23-5
  - 2 mm x 2 mm (WSON-6)

#### Applications 2

- Set Top Boxes, TV, and Gaming Consoles
- Portable and Battery-Powered Equipment
- Desktop, Notebooks, and Ultrabooks
- **Tablets and Remote Controls**
- White Goods and Appliances
- Grid Infrastructure and Protection Relays
- Camera Modules and Image Sensors



## **Typical Application**

Copyright © 2017, Texas Instruments Incorporated

## 3 Description

The TLV757P low-dropout regulator (LDO) is an ultrasmall, low quiescent current LDO that sources 1 A with good line and load transient performance. The TLV757P is optimized for wide variety of applications by supporting an input voltage range from 1.4 V to 5.5 V. To minimize cost and solution size, the device is offered in fixed output voltages ranging from 0.6 V to 5 V to support the lower core voltages of modern MCUs. Additionally, the TLV757P has a low  $I_Q$  with enable functionality to minimize standby power. This device features an internal soft-start to lower the inrush current which provides a controlled voltage to the load and minimizes the input voltage drop during start up. When shutdown, the device actively pulls down the output to quickly discharge the outputs and ensure a known start-up state.

The TLV757P is stable with small ceramic output capacitors allowing for a small overall solution size. A precision band-gap and error amplifier provides a typical accuracy of 1%. All device versions have integrated thermal shutdown, current limit, and undervoltage lockout (UVLO). The TLV757P has an internal foldback current limit that helps to reduce the thermal dissipation during short circuit events.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
|             | SON (6)    | 2.00 mm × 2.00 mm |  |  |
| ILV/5/P     | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. ADVANCE INFORMATION for pre-production products; subject to change without notice.

**NSTRUMENTS** 

EXAS

## **Table of Contents**

| 1 | Feat           | tures 1                            |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3      |  |  |  |  |
| 6 | Spe            | cifications 3                      |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 3         |  |  |  |  |
|   | 6.2            | ESD Ratings 4                      |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |
|   | 6.5            | Electrical Characteristics 4       |  |  |  |  |
|   | 6.6            | Typical Characteristics 6          |  |  |  |  |
| 7 | Deta           | ailed Description7                 |  |  |  |  |
|   | 7.1            | Overview7                          |  |  |  |  |
|   | 7.2            | Functional Block Diagram 7         |  |  |  |  |
|   | 7.3            | Feature Description7               |  |  |  |  |
|   |                |                                    |  |  |  |  |

|    | 7.4  | Device Functional Modes                         | . 9 |
|----|------|-------------------------------------------------|-----|
| 8  | Арр  | lication and Implementation                     | 10  |
|    | 8.1  | Application Information                         | 10  |
|    | 8.2  | Typical Application                             | 13  |
| 9  | Pow  | er Supply Recommendations                       | 14  |
| 10 | Lay  | out                                             | 14  |
|    | 10.1 | Layout Guidelines                               | 14  |
|    | 10.2 | Layout Examples                                 | 14  |
| 11 | Dev  | ice and Documentation Support                   | 15  |
|    | 11.1 | Device Support                                  | 15  |
|    | 11.2 | Receiving Notification of Documentation Updates | 15  |
|    | 11.3 | Community Resources                             | 15  |
|    | 11.4 | Trademarks                                      | 15  |
|    | 11.5 | Electrostatic Discharge Caution                 | 15  |
|    | 11.6 | Glossary                                        | 15  |
| 12 | Mec  | hanical, Packaging, and Orderable               |     |
|    | Info | rmation                                         | 15  |
|    |      |                                                 |     |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES            |
|--------------|----------|------------------|
| October 2017 | *        | Initial release. |



## 5 Pin Configuration and Functions





NC- no internal connection

#### **Pin Functions**

|             | PIN |      | 1/0 | DESCRIPTION                                                                                                                                                                                                          |  |
|-------------|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | DBV | DRV  | 1/0 | DESCRIPTION                                                                                                                                                                                                          |  |
| EN          | 3   | 4    | I   | Enable pin. Drive EN greater than $V_{\text{HI}}$ to turn on the regulator. Drive EN less than $V_{\text{LO}}$ to place the LDO into shutdown mode.                                                                  |  |
| GND         | 2   | 3    | _   | Ground pin.                                                                                                                                                                                                          |  |
| IN          | 1   | 6    | I   | Input pin. A capacitor with a value of 1 $\mu$ F or larger is required from this pin to ground <sup>(1)</sup> . See the <i>Input and Output Capacitor Selection</i> section for more information.                    |  |
| NC          | 4   | 2, 5 | _   | No internal connection.                                                                                                                                                                                              |  |
| OUT         | 5   | 1    | 0   | Regulated output voltage pin. A capacitor with a value of 1 $\mu$ F or larger is required from this pin to ground <sup>(1)</sup> . See the <i>Input and Output Capacitor Selection</i> section for more information. |  |
| Thermal pad | _   | Pad  | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND                                                                                                                 |  |

(1) The nominal input and output capacitance must be greater than 0.47 μF; throughout this document the nominal derating on these capacitors is 50%. Take care to ensure that the effective capacitance at the pin is greater than 0.47 μF.

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                    | MIN  | MAX                  | UNIT |
|-------------|------------------------------------|------|----------------------|------|
|             | Supply, V <sub>IN</sub>            | -0.3 | 6                    |      |
| Voltage     | Enable, V <sub>EN</sub>            | -0.3 | 6                    | V    |
|             | Output, V <sub>OUT</sub>           | -0.3 | $V_{IN} + 0.3^{(2)}$ |      |
| Temperatura | Operating junction, T <sub>J</sub> | -40  | 150                  | •    |
|             | Storage, T <sub>stg</sub>          | -65  | 150                  |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The absolute maximum rating is  $V_{IN}$  + 0.3 V or 6 V, whichever is smaller

RUMENTS

XAS

## 6.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | ±500  | V    |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                         | MIN | NOM MAX | UNIT |
|------------------|-------------------------|-----|---------|------|
| C <sub>IN</sub>  | Input capacitor         | 1   |         | μF   |
| C <sub>OUT</sub> | Output capacitor        | 1   | 200     | μF   |
| V <sub>IN</sub>  | Input voltage           | 1.4 | 5.5     | V    |
| V <sub>OUT</sub> | Output voltage          | 0.6 | 5       | V    |
| I <sub>OUT</sub> | Output current          | 0   | 1       | А    |
| V <sub>EN</sub>  | Enable voltage          | 0   | 5.5     | V    |
| f <sub>EN</sub>  | Enable toggle frequency |     | 10      | kHz  |
| TJ               | Junction temperature    | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                       |                                              | TLV          |           |      |
|-----------------------|----------------------------------------------|--------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DRV (SON) | UNIT |
|                       |                                              | 5 PINS       | 6 PINS    |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 231.1        | 100.2     | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 118.4        | 108.5     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 64.4         | 64.3      | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 28.4         | 10.4      | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 63.8         | 64.8      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | 34.7      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating free-air temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT} + 0.5$  V or 1.4 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}C$ 

| P                                | PARAMETER       | TEST CONDITIONS                                                                              |                          | MIN   | TYP   | MAX   | UNIT |
|----------------------------------|-----------------|----------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------|------|
| V <sub>IN</sub>                  | Input voltage   |                                                                                              |                          | 1.4   |       | 5.5   | V    |
| V <sub>OUT</sub>                 | Output voltage  |                                                                                              |                          | 0.6   |       | 5     | V    |
|                                  |                 | $T_J = 25^{\circ}C$                                                                          |                          | -1%   |       | 1%    |      |
|                                  |                 | –40°C ≤ T <sub>J</sub> ≤ +85°C, V <sub>OUT</sub> ≥ 1 V                                       |                          | -1.5% |       | 1.5%  |      |
|                                  | Output accuracy | $-40^{\circ}C \le T_{J} \le +85^{\circ}C, 0.6 \text{ V} \le \text{V}_{OUT} < 1 \text{ V}$    |                          | -15   |       | 15    | mV   |
|                                  |                 | V <sub>OUT</sub> ≥ 1 V                                                                       |                          | -2.5% |       | 2.5%  |      |
|                                  |                 | 0.6 V ≤ V <sub>OUT</sub> < 1 V                                                               |                          | -25   |       | 25    | mV   |
| $(\Delta_{VOUT})_{\Lambda VIN}/$ | Line regulation |                                                                                              | V <sub>OUT</sub> > 1.5 V |       | 0.02% | 0.1%  |      |
| V <sub>OUT</sub>                 |                 | $v_{OUT} + 0.5 v^{(1)} \le v_{IN} \le 5.5 v$                                                 | $V_{OUT} \le 1.5 V$      |       | 0.05% | 0.25% |      |
| Δνουτ/ .                         | Load regulation |                                                                                              | DRV package              |       | 0.044 | 0.066 | \//A |
| $\Delta I_{OUT}$                 | Luau regulation | $0.1 \text{ IIIA} \ge 1_{\text{OUT}} \ge 1 \text{ A}, \text{ V}_{\text{IN}} \ge 2 \text{ V}$ | DBV package              |       | 0.060 | 0.099 | v/A  |

(1)  $~V_{\rm IN}$  = 1.4 V for  $V_{\rm OUT}$  < 0.9 V.

4 Submit Documentation Feedback

**ADVANCE INFORMATION** 

#### **Electrical Characteristics (continued)**

over operating free-air temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT} + 0.5$  V or 1.4 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}C$ 

| F                       | PARAMETER                        | TEST CONDITIONS                                                            |                                                                                                     | MIN  | TYP  | MAX  | UNIT              |
|-------------------------|----------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------------------|
|                         |                                  | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 0 mA                             | $T_J = 25^{\circ}C, I_{OUT} = 0 \text{ mA}$                                                         |      | 25   | 29   |                   |
| I <sub>GND</sub>        | Ground current                   | $-40^{\circ}C \le T_{J} \le +85^{\circ}C, I_{OUT} = 0 \text{ m}$           | A                                                                                                   |      |      | 40   | μA                |
|                         |                                  | $-40^{\circ}C \le T_{J} \le +125^{\circ}C, I_{OUT} = 0 \text{ n}$          | nA                                                                                                  |      |      | 50   |                   |
| I <sub>SHDN</sub>       | Shutdown current                 | $V_{\text{EN}}$ = 0 V, 1.4 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, T        | J = 25°C                                                                                            |      | 0.1  | 1    | μA                |
|                         |                                  |                                                                            | $\label{eq:Vout} \begin{array}{l} V_{OUT} = V_{OUT} - 0.2 \ V, \\ V_{OUT} \leq 1.5 \ V \end{array}$ | 1.2  | 1.55 | 1.73 | А                 |
| CL                      | Output current limit             | $v_{\text{IN}} = v_{\text{OUT}} + v_{\text{DO(MAX)}} + 0.1 v$              | $V_{OUT} = 0.9 \times V_{OUT},$<br>1.5 V < $V_{OUT} \le 4.5$ V                                      | 1.2  | 1.55 | 1.73 | А                 |
| I <sub>SC</sub>         | Short-circuit current limit      | V <sub>OUT</sub> = 0 V                                                     |                                                                                                     |      | 755  |      | mA                |
|                         |                                  |                                                                            | $0.6~\text{V} \leq \text{V}_{\text{OUT}} < 0.8~\text{V}$                                            |      |      | 2200 |                   |
|                         |                                  |                                                                            | $0.8 \text{ V} \leq \text{V}_{\text{OUT}} < 1 \text{ V}$                                            |      |      | 1800 |                   |
|                         |                                  |                                                                            | $1 \text{ V} \leq \text{V}_{\text{OUT}} < 1.2 \text{ V}$                                            |      |      | 1500 |                   |
|                         |                                  | $I_{OUT} = 1 A,$                                                           | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V                                                                    |      |      | 1200 |                   |
|                         |                                  | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +85^{\circ}\text{C},$     | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V                                                                    |      |      | 750  |                   |
|                         |                                  |                                                                            | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V                                                                    |      |      | 560  |                   |
|                         |                                  |                                                                            | $2.5 V \le V_{OUT} < 3.3 V$                                                                         |      |      | 520  |                   |
|                         | - (2)                            |                                                                            | 3.3 V ≤ V <sub>OUT</sub> ≤ 5.0 V                                                                    |      |      | 440  |                   |
| V <sub>DO</sub> Dropo   | Dropout voltage <sup>(2)</sup>   | lout = 1 A.                                                                | 0.6 V ≤ V <sub>OUT</sub> < 0.8 V                                                                    |      |      | 2500 | mV                |
|                         |                                  |                                                                            | $0.8 \text{ V} \le \text{V}_{OUT} < 1 \text{ V}$                                                    |      |      | 2000 |                   |
|                         |                                  |                                                                            | 1 V ≤ V <sub>OUT</sub> < 1.2 V                                                                      |      |      | 1700 |                   |
|                         |                                  |                                                                            | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V                                                                    |      |      | 1400 |                   |
|                         |                                  | –40°C ≤ T <sub>J</sub> ≤ +125°C                                            | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V                                                                    |      |      | 950  |                   |
|                         |                                  |                                                                            | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V                                                                    |      |      | 660  |                   |
|                         |                                  |                                                                            | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V                                                                    |      |      | 580  |                   |
|                         |                                  | $3.3 \text{ V} \le \text{V}_{\text{OUT}} \le 5.0$                          | 3.3 V ≤ V <sub>OUT</sub> ≤ 5.0 V                                                                    |      |      | 540  |                   |
|                         |                                  | $f = 1 \text{ kHz}, V_{IN} = V_{OUT} + 1 \text{ V}, I_{OUT}$               | T = 1 A                                                                                             |      | 48   |      |                   |
| PSRR                    | Power-supply rejection           | $f = 100 \text{ kHz}$ . $V_{IN} = V_{OUT} + 1 \text{ V}$ , I               | <sub>OUT</sub> = 1 A                                                                                |      | 55   |      | dB                |
|                         | Tallo                            | $f = 1 \text{ MHz}, V_{IN} = V_{OUT} + 1 \text{ V}, I_{OUT} = 1 \text{ A}$ |                                                                                                     |      | 35   |      |                   |
| V <sub>n</sub>          | Output noise voltage             | BW = 10 Hz to 100 kHz, $V_{OUT}$ =                                         | 1.2 V, I <sub>OUT</sub> = 1 A                                                                       |      | 71.5 |      | μV <sub>RMS</sub> |
| V <sub>UVLO</sub>       | Undervoltage lockout             | V <sub>IN</sub> rising                                                     |                                                                                                     | 1.23 | 1.3  | 1.37 | V                 |
| V <sub>UVLO, HYST</sub> | Undervoltage lockout hysteresis  | V <sub>IN</sub> falling                                                    |                                                                                                     |      | 40   |      | mV                |
| t <sub>STR</sub>        | Startup time                     | Time from EN assertion to 0.95 $\times$ V <sub>OUT</sub>                   |                                                                                                     |      | 400  |      | μs                |
| V <sub>HI</sub>         | EN pin high voltage<br>(enabled) |                                                                            |                                                                                                     | 0.9  |      |      | V                 |
| V <sub>LO</sub>         | EN pin low voltage<br>(enabled)  |                                                                            |                                                                                                     |      |      | 0.4  | V                 |
| I <sub>EN</sub>         | Enable pin current               | EN = 5.5 V, V <sub>IN</sub> = 5.5V                                         |                                                                                                     |      | 10   |      | nA                |
| R <sub>PULLDOWN</sub>   | Pulldown resistance              | V <sub>IN</sub> = 3.3 V                                                    |                                                                                                     |      | 120  | _    | Ω                 |
| т                       | Thormal obvitation               | Shutdown, temperature increasi                                             | ng                                                                                                  |      | 165  |      | °C                |
| SD                      | mermai shutdown                  | Reset, temperature decreasing                                              |                                                                                                     |      | 155  |      |                   |

(2) Dropout is measured when  $V_{OUT}$  is 5% below  $V_{OUT(NOM)}$ .

### 6.6 Typical Characteristics

at operating temperature  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or 1.4 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted)



**ADVANCE INFORMATION** 



### 7 Detailed Description

#### 7.1 Overview

The TLV757P belongs to a family of next-generation, low-dropout regulators (LDOs). This device consumes low quiescent current and delivers excellent line and load transient performance. The TLV757P is optimized for wide variety of applications by supporting an input voltage range from 1.4 V to 5.5 V. To minimize cost and solution size, the device is offered in fixed output voltages ranging from 0.6 V to 5 V to support the lower core voltages of modern MCUs.

This regulator offers foldback current limit, shutdown, and thermal protection. The operating junction temperature is  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### 7.2 Functional Block Diagram



(1)  $R_1 + R_2 = TBD$ .

#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout (UVLO)

An undervoltage lockout (UVLO) circuit disables the output until the input voltage is greater than the rising UVLO voltage ( $V_{UVLO}$ ). This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. When  $V_{IN}$  is less than  $V_{UVLO}$ , the output is connected to ground with a 120- $\Omega$  pulldown resistor.

### 7.3.2 Enable (EN)

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{HI}$ . Turn off the device by forcing the EN pin below  $V_{LO}$ . If shutdown capability is not required, connect EN to IN.

The device has an internal pull-down that connects a 120- $\Omega$  resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance (C<sub>OUT</sub>) and the load resistance (R<sub>L</sub>) in parallel with the 120- $\Omega$  pulldown resistor. Equation 1 calculates the time constant  $\tau$ :

$$\tau = \frac{120 \cdot R_{L}}{120 + R_{L}} \cdot C_{OUT}$$

(1)



#### Feature Description (continued)

#### 7.3.3 Internal Foldback Current Limit

The TLV757P has an internal current limit that protects the regulator during fault conditions. The current limit is a hybrid scheme with brick wall until the output voltage is less than  $0.4 \times V_{OUT(NOM)}$ . When the voltage drops below  $0.4 \times V_{OUT(NOM)}$ , a foldback current limit is implemented which scales back the current as the output voltage approaches GND. When the output shorts, the LDO supplies a typical current of  $I_{SC}$ . The output voltage is not regulated when the device is in current limit. In this condition, the output voltage is the product of the regulated current and the load resistance. When the device output is shorts, the PMOS pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$  until thermal shutdown is triggered and the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown.

The foldback current-limit circuit limits the current that is allowed through the device to current levels lower than the minimum current limit at nominal  $V_{OUT}$  current limit ( $I_{CL}$ ) during start up. See Figure 6 for typical current limit values. If the output is loaded by a constant-current load during start up, or if the output voltage is negative when the device is enabled, then the load current demanded by the load may exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the output has risen to the nominal voltage.



Figure 6. TLV757P Current Limit vs VOUT

#### 7.3.4 Thermal Shutdown

Thermal shutdown protection disables the output when the junction temperature rises to approximately 165°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 155°C, the output circuitry is enabled again. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation which protects the circuit from damage as a result of overheating.

Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the  $(V_{IN} - V_{OUT})$  voltage and the load current. For reliable operation, limit junction temperature to a maximum of 125°C. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the device into thermal shutdown degrades device reliability.



#### 7.4 Device Functional Modes

Table 1 lists a comparison between the normal, dropout, and disabled modes of operation.

|                         | PARAMETER                           |                                   |                                    |                                  |  |
|-------------------------|-------------------------------------|-----------------------------------|------------------------------------|----------------------------------|--|
| OPERATING MODE          | V <sub>IN</sub>                     | EN                                | І <sub>оит</sub>                   | TJ                               |  |
| Normal <sup>(1)</sup>   | $V_{IN} > V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$                   |  |
| Dropout <sup>(1)</sup>  | $V_{IN} < V_{OUT(NOM)} + V_{DO}$    | $V_{EN} > V_{HI}$                 | —                                  | $T_J < T_{SD}$                   |  |
| Disabled <sup>(2)</sup> | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>LO</sub> | _                                  | T <sub>J</sub> > T <sub>SD</sub> |  |

#### **Table 1. Device Functional Modes Comparison**

(1) All table conditions must be met.

(2) The device is disabled when any condition is met.

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage when all of the following conditions are met.

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(NOM)</sub> + V<sub>DO</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>)

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device degrades because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , right after being in a normal regulation state, but not during startup), the pass-FET is driven as hard as possible when the control loop is out of balance. During the normal time required for the device to regain regulation,  $V_{IN} \ge V_{OUT(NOM)} + V_{DO}$ ,  $V_{OUT}$  can overshoot  $V_{OUT(NOM)}$  during fast transients.

#### 7.4.3 Disabled

The output is shut down by forcing the enable pin below  $V_{LO}$ . When disabled, the pass device is turned off, internal circuits are shut down, and the output voltage is actively discharged to ground by an internal switch from the output to ground. The active pulldown is on when sufficient input voltage is provided.

TEXAS INSTRUMENTS

www.ti.com

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Input and Output Capacitor Selection

The TLV757P requires an output capacitance of 0.47  $\mu$ F or larger for stability. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in capacitance value and equivalent series resistance (ESR) over temperature. When selecting a capacitor for a specific application, consider the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. As a general rule, ceramic capacitors must be derated by 50%. For best performance, TI recommends a maximum output capacitance value of 200  $\mu$ F.

Place a  $1-\mu$ F capacitor on the input pin of the LDO. Some input supplies have a high impedance, which places the input capacitor on the input supply, which reduces the input impedance. This capacitor counteracts reactive input sources and improves transient response and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors are used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are expected, or if the device is located several inches from the input power source.

#### 8.1.2 Dropout Voltage

Use a PMOS pass transistor achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales linearly with the output current because the PMOS device functions like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade as  $(V_{IN} - V_{OUT})$  approaches dropout operation. See Figure 7 for typical dropout values.



#### Figure 7. Dropout vs V<sub>IN</sub>

#### 8.1.3 Exiting Dropout

Some applications have transients that place the LDO into dropout, such as slower ramps on  $V_{IN}$  for start-up. As with other LDOs, the output overshoots on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up when the slew rate and voltage levels are in the correct range, as Figure 8 shows. Use an enable signal to avoid this condition.



### **Application Information (continued)**



Figure 8. Startup into Dropout

#### 8.1.4 Reverse Current

As with most LDOs, excessive reverse current can damage this device.

Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device, as a result of one of the following conditions:

- Degradation caused by electromigration
- Excessive heat dissipation
- Potential for a latch-up condition

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} > V_{IN} + 0.3 V$ :

- · If the device has a large COUT and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection must be used to protect the device. Figure 9 shows one approach of protecting the device.



Figure 9. Example Circuit for Reverse Current Protection Using a Schottky Diode



#### **Application Information (continued)**

#### 8.1.5 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration is given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free of other heat-generating devices as possible that cause added thermal stresses.

As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Use Equation 2 to approximate  $P_D$ :

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$

It is important to minimize power dissipation to achieve greater efficiency. This minimizing process is achieved by selecting the correct system voltage rails. Proper selection helps obtain the minimum input-to-output voltage differential. The low dropout of the device allows for maximum efficiency across a wide range of output voltages.

The main heat conduction path for the device is through the thermal pad on the package. As such, the thermal pad must be soldered to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_J)$  for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(\theta_{JA})$  of the combined PCB, device package, and the temperature of the ambient air  $(T_A)$ , according to Equation 3.

$$T_J = T_A + \theta_{JA} \times P_D$$

(3)

(2)

Unfortunately, this thermal resistance ( $\theta_{JA}$ ) is dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $\theta_{JA}$  value recorded in the table is determined by the JEDEC standard, PCB, and copper-spreading area. The  $\theta_{JA}$  value is only used as a relative measure of package thermal performance.  $\theta_{JA}$  is the sum of the VQFN package junction-to-case (bottom) thermal resistance ( $\theta_{JCbot}$ ) plus the thermal resistance contribution by the PCB copper.

#### 8.1.5.1 Estimating Junction Temperature

The JEDEC standard recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not thermal resistances, but offer practical and relative means of estimating junction temperatures. These psi metrics are independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are shown in the table and are used in accordance with Equation 4.

$$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D$$
  
$$\Psi_{IP}: T_J = T_P + \Psi_{IP} \times P_D$$

where:

- P<sub>D</sub> is the power dissipated as shown in Equation 2
- $T_T$  is the temperature at the center-top of the device package, and
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge
   (4)



#### 8.2 Typical Application



Figure 10. TLV757P Typical Application

#### 8.2.1 Design Requirements

| Table 2. Design | Parameters |
|-----------------|------------|
|-----------------|------------|

| PARAMETER                   | DESIGN REQUIREMENT |
|-----------------------------|--------------------|
| Input voltage               | 2.5 V              |
| Output voltage              | 1.8 V              |
| Input current               | 700 mA (maximum)   |
| Output load                 | 600-mA DC          |
| Maximum ambient temperature | 70°C               |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Current

During normal operation, the input current to the LDO is approximately equal to the output current of the LDO. During startup, the input current is higher as a result of the inrush current charging the output capacitor. Use Equation 5 to calculate the current through the input.

$$I_{OUT(t)} = \left(\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right) + \left(\frac{V_{OUT}(t)}{R_{LOAD}}\right)$$

where:

- V<sub>OUT</sub>(t) is the instantaneous output voltage of the turnon ramp
- $dV_{OUT}(t) / dt$  is the slope of the  $V_{OUT}$  ramp
- R<sub>LOAD</sub> is the resistive load impedance

#### 8.2.2.2 Thermal Dissipation

The junction temperature can be determined using the junction-to-ambient thermal resistance ( $\theta_{JA}$ ) and the total power dissipation ( $P_D$ ). Use Equation 6 to calculate the power dissipation. Multiply  $P_D$  by  $\theta_{JA}$  and add the ambient temperature ( $T_A$ ) to calculate the junction temperature ( $T_J$ ) as Equation 7 shows.

| $P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$ | (6) |
|---------------------------------------------------------|-----|
| $T_J = \theta_JA \times P_D + T_A$                      | (7) |

If the  $(T_{J(MAX)})$  value does not exceed 125°C calculate the maximum ambient temperature as Equation 8 shows. Equation 9 calculates the maximum ambient temperature with a value of 74.58°C.

| $T_{A(MAX)} = T_{J(MAX)} - \theta_{JA} \times P_{D}$                    | (8) |
|-------------------------------------------------------------------------|-----|
| T <sub>A(MAX)</sub> = 125°C – 102.9 × (2.5 V –1.8 V) ×(0.6 A) = 74.58°C | (9) |

**ADVANCE INFORMATION** 



### 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the IN pin of the TLV757P. If the input source is reactive, consider using multiple input capacitors in parallel with the  $1-\mu F$  input capacitor to lower the input supply impedance over frequency.

### 10 Layout

#### 10.1 Layout Guidelines

- Place input and output capacitors as close as possible to the device.
- Use copper planes for device connections to optimize thermal performance.
- Place thermal vias around the device to distribute the heat.

#### 10.2 Layout Examples



Figure 11. Layout Example: DBV Package





Figure 12. Layout Example: DRV Package



### 11 Device and Documentation Support

#### **11.1 Device Support**

#### 11.1.1 Device Nomenclature

| Table 3. Do | evice Nomen | clature <sup>(1)(2)</sup> |
|-------------|-------------|---------------------------|
|-------------|-------------|---------------------------|

| PRODUCT                   | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV757P <b>xx(x)Pyyyz</b> | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).</li> <li>P indicates an active output discharge feature. All members of the TLV757P family will actively discharge the output when the device is disabled.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

(2) Output voltages from 0.6 V to 5 V in 50-mV increments are available. Contact the factory for details and availability.

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2017, Texas Instruments Incorporated



22-Nov-2017

## PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead/Ball Finish<br>(6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------|---------------|--------------|-------------------------|---------|
| PTLV75709PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75709PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75710PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75710PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75712PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75712PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75715PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75715PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75718PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75718PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75719PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75719PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75725PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75725PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| <br>PTLV75728PDBVR | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75728PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75729PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75730PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75730PDRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |
| PTLV75733PDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | TBD             | Call TI                 | Call TI       | -40 to 125   |                         | Samples |



22-Nov-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PTLV75733PDRVR   | ACTIVE | WSON         | DRV     | 6    | 3000    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |
| PTLV75740PDRVR   | ACTIVE | WSON         | DRV     | 6    | 3000    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **MECHANICAL DATA**



- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



## DRV (S-PWSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. **PIN 1 INDICATOR** C 0,30 3 1 Exposed Thermal Pad $1,00\pm0,10$ 6 4 -1,60±0,10 Bottom View Exposed Thermal Pad Dimensions 4206926/Q 04/15 NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for solder mask tolerances.



DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters. A.
  - This drawing is subject to change without notice. Β.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - D. Falls within JEDEC MO-178 Variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated